The version of the following full text has not yet been defined or was untraceable and may differ from the publisher's version.

For additional information about this publication click this link.
http://hdl.handle.net/2066/18760

Please be advised that this information was generated on 2017-09-02 and may be subject to change.
Root Contention in IEEE 1394

M.I.A. Stoelinga, F.W. Vaandrager

Computing Science Institute/

CSI-R9905 March 1999
Root Contention in IEEE 1394

Mariëlle Stoelinga and Frits Vaandrager
Computing Science Institute, University of Nijmegen
P.O. Box 9010, 6500 GL Nijmegen, The Netherlands
{marielle,fvaan}@cs.kun.nl

Abstract. The model of probabilistic I/O automata of Segala and Lynch is used for the formal specification and analysis of the root contention protocol from the physical layer of the IEEE 1394 ("FireWire") standard. In our model of the protocol both randomization and real-time play an essential role. In order to make our verification easier to understand we introduce several intermediate automata in between the implementation and the specification automaton. This allows us to use very simple notions of refinement rather than the more general but also very complex simulation relations which have been proposed by Segala and Lynch.

Key words and phases: IEEE 1394, leader election algorithms, communication protocols, probabilistic and distributed algorithms, formal verification, probabilistic and timed automata, probabilistic real-time systems.
AMS Subject Classification: 68Q10, 68Q22, 68Q60, 68Q75.

1 Introduction

Recently, the analysis of probabilistic, distributed algorithms and protocols has gained new attention. Various methods and formalisms have been extended with probabilities, and several case studies have been carried out using these formalisms, c.f. [14, 17]. This report verifies a small sub-protocol of IEEE 1394, called root contention. The IEEE 1394 high performance serial bus has been developed for interconnecting computer and consumer equipment such as multimedia PCs, digital cameras, VCRs, and CD players. The bus is “hot-pluggable”, i.e. equipment can be added or removed at any time, and allows quick, reliable and inexpensive high-bandwidth transfer of digitized video and audio. Although originally developed by Apple (FireWire), the version documented in [9] has been accepted as a standard by IEEE in 1996. More than seventy companies — including Sun, Microsoft, Lucent Technologies, Philips, IBM, and Adaptec — have joined in the development of the IEEE 1394 bus, and related consumer electronics and software. Hence there is a good chance that IEEE 1394 will become the future standard for connecting digital multimedia equipment. Various parts of IEEE have been specified and/or verified formally, see for instance [5, 11, 12]. However, as far as we know, root contention has not.
Root contention in IEEE 1394 is a simple but realistic protocol that involves both real-time and randomization. The verification in this report is carried out in the probabilistic automaton model of Segala and Lynch [18,20]. Following the tradition, the correctness of the protocol is proven by establishing a probabilistic simulation between the implementation and the specification, both probabilistic automata.

The probabilistic simulation relations from [18,20] are rather complex. In order to simplify the simulation proofs, this report introduces the notions of probabilistic step refinement and of probabilistic hyperstep refinement. These are special cases of the simulations in [18,20].

The strategy followed in the simulation proof is the following. Given the protocol automaton \texttt{Impl} and the abstract specification \texttt{Spec}, we define three intermediate automata 11, 12, and 13. First, 11 abstracts from the message passing in \texttt{Impl} but keeps the same probabilistic choices and most of the timing information. Next, 12 abstracts from all the timing information in \texttt{Impl}, and 13 abstracts from the probabilistic choice in 13. The introduction of the intermediate automata allows us to separate our concerns. The simulation between \texttt{Impl} and 11 is easy from a probabilistic point of view and its proof mainly involves traditional, non-probabilistic techniques like proving invariants. The remaining simulations between automata 12, 13 and \texttt{Spec} deal with probabilistic choice, but since these automata are small this is not so difficult anymore.

This paper is organized as follows. After some mathematical preliminaries in Section 2, Section 3 introduces the probabilistic automaton model. Section 4 describes the root contention protocol, both informally and formally. Then Section 5 defines the intermediate automata and establishes the simulation relations. Finally, Section 6 presents the conclusions and some topics for future research.

2 Probability Distributions

This section recalls a few basic notions from probability theory and introduces some notation.

**Definition 1.** Let \( I \) be an index set and let \( x_i \in [0, \infty] \) for all \( i \in I \). Define \( \sum_{i \in I} x_i \) by

1. \( \sum_{i \in \emptyset} x_i \triangleq 0 \)
2. \( \sum_{i \in I} x_i \triangleq x_{i_1} + x_{i_2} + \cdots + x_{i_n}, \) if \( I = \{i_1, i_2, \ldots, i_n\} \) is a finite set with \( n > 0 \) elements
3. \( \sum_{i \in I} x_i \triangleq \sup\{\sum_{i \in J} x_i \mid J \subseteq I \text{ is finite}\}, \) if \( I \) is infinite.

Here \( \sup X \) denotes the supremum of \( X \). Notice that \( \sum_{i \in \mathbb{N}} x_i = \sum_{i=0}^{\infty} x_i \) because the summation order is irrelevant, due to the fact that \( x_i \geq 0 \).

**Definition 2.** A probability distribution over set \( X \) is a function \( \mu : X \rightarrow [0,1] \) such that \( \sum_{x \in X} \mu(x) = 1 \). We write \( \text{support}(\mu) \triangleq \{x \in X \mid \mu(x) > 0\} \). It
follows from the definitions that this is a countable set. We denote the set of all probability distributions over $X$ by $\Pi(X)$.

We denote a probability distribution $\mu$ on a countable domain by enumerating it as a set of pairs. So, if $\text{Dom}(\mu) = \{x_1, x_2, \ldots\}$ then denote $\mu$ by $\{x_1 \mapsto f(x_1), x_2 \mapsto f(x_2), \ldots\}$. If the domain of $\mu$ is known, then we often leave out elements of probability zero. For instance, the probability distribution assigning probability one to an element $x \in X$ is denoted by $\{x \mapsto 1\}$, irrespective of $X$. Such distribution is called the Dirac distribution over $x$. The uniform distribution over a finite set with $n > 0$ elements, say $\{x_1, \ldots, x_n\}$, is given by $\{x_1 \mapsto \frac{1}{n}, \ldots, x_n \mapsto \frac{1}{n}\}$.

**Definition 3.** Let $X$ and $Y$ be sets, $\mu \in \Pi(X)$ and $\nu \in \Pi(Y)$. The product of $\mu$ and $\nu$, notation $\mu \times \nu$, is the probability distribution $\kappa : X \times Y \to [0,1]$ satisfying $\kappa(x, y) = \mu(x) \cdot \nu(y)$.

**Definition 4.** Let $X$ and $Y$ be sets, $\mu \in \Pi(X)$ and $f : X \to Y$. The image of $\mu$ under $f$, notation $f_\ast(\mu)$, is the probability distribution $\nu \in \Pi(Y)$ satisfying $\nu(y) = \sum_{x \in f^{-1}(y)} \mu(x)$.

## 3 Probabilistic Automata

This section presents the model of probabilistic automata and two extensions, probabilistic I/O automata and timed probabilistic I/O automata. We assume that the reader is familiar with non-probabilistic (timed) automata and their simulation relations, see e.g. [13,15] for an introduction and for the notations used in this paper.

### 3.1 The Basic Model

This section recalls the basic probabilistic automaton model from [18,20], and introduces the notions of probabilistic step refinement and probabilistic hyper-step refinement.

**Definition 5.** A probabilistic automaton $A$ consists of four components:

1. A set $\text{states}_A$ of states.
2. A nonempty set $\text{start}_A \subseteq \text{states}_A$ of start states.
3. An action signature $\text{sig}_A = (\text{ext}_A, \text{int}_A)$, consisting of external and internal actions respectively; we define the set of actions as $\text{act}_A \triangleq \text{ext}_A \cup \text{int}_A$.
4. A transition relation $\text{trans}_A \subseteq \text{states}_A \times \text{act}_A \times \Pi(\text{states}_A)$.

We write $s \xrightarrow{A} a \mu$ for $(s, a, \mu) \in \text{trans}_A$, and $s \xrightarrow{A} s'$ for $s \xrightarrow{A} \{s' \mapsto 1\}$.

Sometimes, a more general definition of probabilistic automata is given where $\text{trans}_A \subseteq \text{states}_A \times \Pi(\text{act}_A \times \text{states}_A)$. In this context the probabilistic automata from the definition are called simple probabilistic automata.
Definition 6. Let \( A \) be a probabilistic automaton. The automaton \( A^- \), the non-probabilistic variant of \( A \), which behaves like \( A \) but discards all probabilistic information, is defined by:

1. \( \text{states}_{A^-} = \text{states}_A \).
2. \( \text{start}_{A^-} = \text{start}_A \).
3. \( \text{sig}_{A^-} = \text{sig}_A \).
4. \( \text{trans}_{A^-} = \{ (s, a, s') \mid \exists \mu : s \xrightarrow{\mu} A \mu \land \mu(s') > 0 \} \).

Define \( \text{reach}_A \), the set of reachable states of \( A \), to be the set of reachable states of \( A^- \).

An execution (execution fragment, trace) of a probabilistic automaton \( A \) is an execution (execution fragment, trace) of \( A^- \). The set of executions (execution fragments, traces) and finite executions (execution fragments, traces) of \( A \) are respectively denoted by \( \text{execs}(A) \), \( \text{frags}(A) \), \( \text{traces}(A) \) and by \( \text{execs}^*(A) \), \( \text{frags}^*(A) \), \( \text{traces}^*(A) \).

Definition 7. If \( A \) is a probabilistic automaton and \( X \subseteq \text{ext}_A \), then \( \text{hide}(A, X) \) is the probabilistic automaton \( (\text{states}_A, \text{start}_A, (\text{ext}_A \setminus X), \text{int}_A \cup X), \text{trans}_A) \).

Definition 8. We say that two probabilistic automata \( A_1 \) and \( A_2 \) are compatible if \( \text{int}_{A_1} \cap \text{act}_{A_2} = \text{act}_{A_1} \cap \text{int}_{A_2} = \emptyset \). If \( A_1 \) and \( A_2 \) are compatible then their parallel composition, notation \( A_1 \parallel A_2 \), is the probabilistic automaton \( A \) defined by:

- \( \text{states}_A = \text{states}_{A_1} \times \text{states}_{A_2} \).
- \( \text{start}_A = \text{start}_{A_1} \times \text{start}_{A_2} \).
- \( \text{sig}_A = (\text{ext}_{A_1} \cup \text{ext}_{A_2}, \text{act}_{A}, \text{int}_{A_1} \cup \text{int}_{A_2}) \).
- \( \text{trans}_A \) is the set of triples \( (s_i, a, s_j) \) such that for \( i = 1, 2 \), if \( a \in \text{act}_{A_i} \) then \( (s_i, a, s_j) \in \text{trans}_{A_i} \), otherwise \( \mu_i = \{ s_i \mapsto 1 \} \).

Informally, within a composition two probabilistic automata synchronize on their common actions and evolve independently on others. Whenever synchronization occurs, the state reached is obtained by choosing a state independently for both automata.

**Probabilistic Step Refinements** The simplest form of simulations between probabilistic automata that we consider are the probabilistic step refinements. These are mappings from the states of one automaton to the states of another automaton that preserve initial states and probabilistic transitions.

Definition 9. Let \( A \) and \( B \) be two probabilistic automata with \( \text{ext}_A = \text{ext}_B \). A probabilistic step refinement from \( A \) to \( B \) is a function \( r : \text{states}_A \to \text{states}_B \) such that:

1. for all \( s \in \text{start}_A, \ r(s) \in \text{start}_B; \)
2. for all steps \( s \xrightarrow{\mu} A \), one of the following conditions holds:
   (a) \( r(s) \xrightarrow{\mu} B \ r_\ast(\mu) \), or
(b) \( a \in \text{int}_A \land r(s) \overset{b}{\rightarrow}_B r_*(\mu) \), for some \( b \in \text{int}_B \), or
(c) \( a \in \text{int}_A \land r_*(\mu) = \{r(s) \mapsto 1\} \).

We write \( A \subseteq_{\text{PSR}} B \) if there is a probabilistic step refinement from \( A \) to \( B \). Note that condition 2(c) is equivalent to \( a \in \text{int}_A \land \forall s' \mu(s') > 0 \Rightarrow r(s') = r(s) \).

**Probabilistic Hyperstep Refinements**  
Probabilistic hyperstep refinements generalize the probabilistic step refinements introduced above. They are a special case of the probabilistic forward simulations of Segala and Lynch [18, 20].

**Definition 10.** Let \( X, Y \) be sets and \( R \subseteq X \times \Pi(Y) \). The lifting of \( R \) is the relation \( R_{**} \subseteq \Pi(X) \times \Pi(Y) \) given by: \((\mu, \nu) \in R_{**}\) if and only if there is a choice function \( r : \text{support}(\mu) \rightarrow \Pi(Y) \) for \( R \), i.e., a function such that \((x, r(x)) \in R \) for all \( x \in \text{support}(\mu) \), satisfying

\[
\nu(y) = \sum_{x \in \text{supp}(\mu)} \mu(x) \cdot r(x)(y).
\]

The idea is that we obtain \( \nu \) by choosing the probability distribution \( r(x) \) with probability \( \mu(x) \).

**Example 1.** Given a probabilistic automaton \( A \) and an action \( a \in \text{act}_A \), we can lift the relation \( \overset{a}{\rightarrow}_R \) over \( \text{states}_A \times \Pi(\text{states}_A) \) to the relation \( \overset{a}{\rightarrow}_{R_{**}} \) over \( \Pi(\text{states}_A) \times \Pi(\text{states}_A) \). For instance, if \( s_1 \overset{a}{\rightarrow} \mu_1, s_2 \overset{a}{\rightarrow} \mu_2 \) and \( s_1 \neq s_2 \), then

\[
\{s_1 \mapsto \frac{1}{3}, s_2 \mapsto \frac{2}{3}\} \overset{a}{\rightarrow}_{R_{**}} \frac{1}{3} \cdot \mu_1 + \frac{2}{3} \cdot \mu_2.
\]

Intuitively, if \( s_1 \overset{a}{\rightarrow} \mu_1, s_2 \overset{a}{\rightarrow} \mu_2 \) and the probability to be in \( s_1 \) is \( \frac{1}{3} \) and to be in \( s_2 \) is \( \frac{2}{3} \), then we choose the next state according to \( \mu_1 \) with probability \( \frac{1}{3} \) and according to \( \mu_2 \) with probability \( \frac{2}{3} \). If there is another \( a \)-transition, say \( s_2 \overset{a}{\rightarrow} \nu \), then we can also choose the next state according to \( \mu_1 \) with probability \( \frac{1}{3} \) and according to \( \nu \) with probability \( \frac{2}{3} \). Hence

\[
\{s_1 \mapsto \frac{1}{3}, s_2 \mapsto \frac{2}{3}\} \overset{a}{\rightarrow}_{R_{**}} \frac{1}{3} \cdot \mu_1 + \frac{2}{3} \cdot \nu.
\]

We do not have

\[
\{s_1 \mapsto \frac{1}{3}, s_2 \mapsto \frac{2}{3}\} \overset{a}{\rightarrow}_{R_{**}} \frac{1}{3} \cdot \mu_1 + \frac{2}{3} \cdot \mu_2 + \frac{1}{3} \cdot \nu.
\]

**Definition 11.** Let \( A \) and \( B \) be probabilistic automaton with \( \text{ext}_A = \text{ext}_B \). A probabilistic hyperstep refinement from \( A \) to \( B \) is a function \( h : \text{states}_A \rightarrow \Pi(\text{states}_B) \) such that:

1. for all \( s \in \text{start}_A \), \( h(s) = \{s' \mapsto 1\} \) for some \( s' \in \text{start}_B \);
2. for all steps \( s \overset{a}{\rightarrow}_A \mu \) with \( s \in \text{reach}_A \), one of the following conditions holds:
   (a) \( h(s) \overset{a}{\rightarrow}_{B**} h_*(\mu) \), or
   (b) \( a \in \text{int}_A \land h(s) \overset{b}{\rightarrow}_{B**} h_*(\mu), \) for some \( b \in \text{int}_B \), or
(c) \( \alpha \in \text{int}_A \land h(s) = h_\alpha(\mu) \).

Write \( A \sqsubseteq_{\text{PHSR}} B \) if there is a probabilistic hyperstep refinement from \( A \) to \( B \).

Segala [18] describes the behavior of probabilistic automata in terms of trace distributions, and proposes inclusion of trace distributions, notation \( \sqsubseteq_{\text{TD}} \), as an implementation relation between probabilistic automata that preserves safety properties. The following theorem states that probabilistic (hyper-)step refinements are a sound proof method for establishing trace distribution inclusion.

**Theorem 1.** Let \( A \) and \( B \) be probabilistic automata with \( \text{ext}_A = \text{ext}_B \).

1. If \( A \sqsubseteq_{\text{PSR}} B \) then \( A \sqsubseteq_{\text{PHSR}} B \).
2. If \( A \sqsubseteq_{\text{PHSR}} B \) then \( A \sqsubseteq_{\text{TD}} B \).

**Proof.** For (1), suppose that \( A \sqsubseteq_{\text{PSR}} B \). Then there exists a probabilistic step refinement \( r \) from \( A \) to \( B \). Let \( R: \text{states}_A \rightarrow \Pi(\text{states}_B) \) be given by \( R(s) = \{ r(s) \mapsto 1 \} \). It is routine to check that \( R \) is a probabilistic hyperstep refinement from \( A \) to \( B \). Use that

\[
R_\ast(\mu) = r_\ast(\mu),
\]

\[
s \xleftarrow{\alpha}_B \nu \Leftrightarrow \{ \alpha \mapsto 1 \} \xleftarrow{\alpha}_B \nu.
\]

Hence \( A \sqsubseteq_{\text{PHSR}} B \).

For (2), suppose that \( A \sqsubseteq_{\text{PHSR}} B \). Then there exists a probabilistic hyperstep refinement \( R \) from \( A \) to \( B \). We claim that \( R \) is a probabilistic forward simulation in the sense of [18,20]. Now \( A \sqsubseteq_{\text{TD}} B \) follows from the soundness result for probabilistic forward simulations, see Proposition 8.7.1 in [18]. For a simple, direct proof of (2) we refer to [22].

### 3.2 Probabilistic I/O Automata

This section defines the probabilistic I/O automaton model, an extension of probabilistic automata with a distinction between input and output actions, and with a notion of fair behavior.

**Definition 12.** A probabilistic I/O automaton \( A \) is a probabilistic automaton enriched with

1. a partition of \( \text{ext}_A \) into input actions \( \text{in}_A \) and output actions \( \text{out}_A \), and
2. a task partition \( \text{tasks}_A \), which is an equivalence relation over \( \text{out}_A \cup \text{int}_A \) with countably many equivalence classes.

We require that \( A \) is input enabled, which means that for all \( s \in \text{states}_A \) and all \( \alpha \in \text{in}_A \), there is a \( \mu \) such that \( s \xrightarrow{\alpha}_A \mu \).

As probabilistic I/O automata are enriched probabilistic automata, we can use the notions of nonprobabilistic variant, reachable state, execution (fragment) and trace also for probabilistic I/O automata.
Definition 13. Let $A$ be a probabilistic I/O automaton. An execution of $A$ is fair if the following conditions hold for each class $C$ of tasks $\alpha$:

1. If $\alpha$ is finite then $C$ is not enabled in the final states of $\alpha$.
2. If $\alpha$ is infinite, then $\alpha$ contains either infinitely many actions from $C$ or infinitely many occurrences of states in which no action in $C$ is enabled.

Similarly, a trace of $A$ is fair in $A$ if it is the trace of a fair execution of $A$. The sets of fair executions and fair traces of $A$ are denoted by $\text{fexecs}(A)$ and $\text{ftraces}(A)$ respectively.

Definition 14. Let $A$ and $B$ be probabilistic automata with $\text{ext}_A = \text{ext}_B$. Let $r$ be a mapping from states $\alpha$ to states $\beta$. Then $r$ induces a relation $r \subseteq \text{frags}(A) \times \text{frags}(B)$ as follows: if $\alpha = s_0 \tau_1 s_1 \cdots \in \text{frags}(A)$, $I$ is the index set of $\alpha$, $\beta = t_0 \tau_1 t_1 \cdots \in \text{frags}(B)$ and $J$ is the index set of $\beta$, then $\alpha \overset{r}{\rightarrow} \beta$ if and only if there is a surjective, nondecreasing index mapping $m : I \rightarrow J$, such that for all $i \in I$, $j \in J$,

1. $m(0) = 0$
2. $r(\alpha_i) = \tau_{m(i)}$
3. if $i > 0$ then either of the following conditions holds
   (a) $\alpha_i = b_{m(i)} \land m(i) = m(i - 1) + 1$ or
   (b) $\alpha_i \in \text{int}_A \land b_{m(i)} \in \text{int}_B \land m(i) = m(i - 1) + 1$ or
   (c) $\alpha_i \in \text{int}_A \land m(i) = m(i - 1)$.

In [17], fair trace distribution inclusion, notation $\subseteq_{\text{FTD}}$, is proposed as an implementation relation between probabilistic I/O automata that preserves both safety and liveness properties.

Claim ([22]). Let $A$ and $B$ be probabilistic I/O automata. Let $r$ be a probabilistic step refinement from $A$ to $B$ that relates each fair execution of $A$ only to fair executions of $B$. Then $A \subseteq_{\text{FTD}} B$.

3.3 Timed Probabilistic I/O Automata

Definition 15. A timed probabilistic I/O automaton $A$ is a probabilistic automaton enriched with a partition of $\text{ext}_A$ into input actions $\text{in}_A$, output actions $\text{out}_A$, and the set $\mathbb{R}^{\geq 0}$ of positive real numbers or time-passage actions. We require\footnote{For simplicity the conditions here are slightly more restrictive than those in [15].} that, for all $s, s', s'' \in \text{states}_A$ and $d, d' \in \mathbb{R}^{\geq 0}$ with $d' < d$,

1. $A$ is input enabled,
2. each step labelled with a time-passage action leads to a Dirac distribution,
3. (Time determinism) if $s \xrightarrow{d} A s'$ and $s \xrightarrow{d'} A s''$ then $s' = s''$.
4. (Wang’s axiom) $s \xrightarrow{d} A s'$ iff $\exists s'' : s \xrightarrow{d''} A s''$ and $s'' \xrightarrow{d'' - d'} A s'$.
As timed probabilistic I/O automata are enriched probabilistic automata, we can use the notions of nonprobabilistic variant, reachable state, and execution (fragment), also for timed probabilistic I/O automata.

We say that an execution $\alpha$ of $A$ is diverging if the sum of the time-passage actions in $\alpha$ diverges to $\infty$.

**Definition 16.** Let $A, B$ be probabilistic or timed probabilistic I/O automata. A function $r$ is a probabilistic (hyper)step refinement from $A$ to $B$ if $r$ is a probabilistic (hyper)step refinement from the underlying probabilistic automaton of $A$ to the underlying probabilistic automaton of $B$.

In [22], it is argued that, under certain assumptions (met by the automata studied in this paper), $\sqsubseteq_{TD}$ can be used as a safety and liveness preserving implementation relation between timed I/O automata. In addition, the relation $\sqsubseteq_{DFTD}$ is proposed as a safety and liveness preserving implementation relation between timed probabilistic I/O automata and probabilistic I/O automata.

**Claim ([22]).** Let $A$ be a timed probabilistic I/O automaton and let $B$ be a probabilistic I/O automaton. Let $r$ be a probabilistic step refinement from $\text{hide}(A, \mathbb{R}_{>0})$ to $B$ that relates each divergent execution of $A$ only to fair executions of $B$. Then $A \sqsubseteq_{DFTD} B$.

### 4 Description of the Protocol

The IEEE 1394 serial bus protocol has been designed for communication between multimedia equipment. In the IEEE 1394 standard, components connected to the bus are referred to as nodes. Each node has a number of ports which are used for bidirectional connections to (other) nodes. Each port has at most one connection.

The protocol has several layers, of which the physical layer is the lowest. Within this layer a number of phases are identified. The protocol enters the so-called tree identify phase whenever a bus reset occurs, for instance when a connection is added or removed. The task of this phase is to check whether the network topology is a tree and, if so, to elect a leader among the nodes in this tree.

This is done by constructing a spanning tree in the network and electing the root of the tree as leader. Informally, the basic idea of the protocol is as follows: leaf nodes send a “parent request” message to their neighbor. When a node has received a parent request from all but one of its neighbors it sends a parent request to its remaining neighbor. In this way the tree grows from the leaves to a root. If a node has received parent requests from all its neighbors, it knows that it is has been elected as the root of the tree. It is possible that at the end of the tree identify phase two nodes send parent request messages to each other: this situation is called root contention. In this paper we will be concerned with the formal verification and analysis of the root contention protocol which is run in
this case. After completion of the root contention protocol, one of the two nodes has become root of the network.

Lynch [13, p.501] describes an abstract version of the tree identify protocol and suggests to elect the node with the larger unique identifier (UID) as the root in case of root contention. Since during the tree identify phase no UID’s are available (these will be assigned during a later phase of the physical layer protocol), a probabilistic algorithm has been chosen that is fully symmetric and does not require the presence of UID’s.

Let us, for simplicity, refer to the two contending nodes as node 1 and node 2. The timed probabilistic I/O automata describing the behavior of these nodes are given in Figure 1, using the IOA syntax of [6] extended with a simple form of probabilistic choice. Roughly, the protocol works as follows. When a node $i$ has detected root contention it first flips a coin (i.e., performs the action $\text{Flip}(i)$). If head comes up then it waits a short time, somewhere in the interval $[0, \delta_{\text{fast}}]$. If tail comes up then it waits a long time, somewhere in the interval $[0, \delta_{\text{slow}}]$. So $0 < \delta_{\text{fast}} < \delta_{\text{slow}}$.

After the waiting period has elapsed, either no message from the contender has been received, or a parent request message has arrived. In the first case the node sends a request message to its contender (i.e., performs the action $\text{Send}(i, \text{req})$), in the second case it sends an acknowledgement message (i.e., performs the action $\text{Send}(i, \text{ack})$). As soon as a node has sent an acknowledgement it declares itself to be the root (via the action $\text{Root}(i)$), and whenever a node has received an acknowledgement it assumes that its contender will become root and it declares itself child (via the action $\text{Child}(i)$). If a node that has sent a request subsequently receives a request, then it concludes that there is root contention again, and the protocol starts all over again. The basic idea behind the protocol is that if the outcomes of the coin flips are different, the node with outcome tail (i.e., the slow one) will become root. And since with probability one the outcomes of the two coin flips will eventually be different, the root contention protocol will terminate (with probability one).

The timed probabilistic I/O automaton for node $i$ ($i = 1, 2$), displayed in Figure 1, has five state variables: variable $\text{status}$ tells whether the node has become root, child, or whether its status is still unknown; variable $\text{coin}$ records the outcome of the coin flip; variable $\text{sent}$ records the last value (if any) that has been sent to the contender and may take values req, ack or $\perp$; similarly $\text{recv}$ records the last value that has been received (if any); variable $x$, finally, models the arbitration timer that records the time that has elapsed since root contention has been detected. We use two auxiliary functions $\text{mindelay}$ and $\text{maxdelay}$ from $\text{Toss}$ to $\text{Reals}$ given by, for $c \in \text{Toss}$,

\[
\text{mindelay}(c) = \begin{cases} 
\delta_{\text{fast}} & \text{if } c = \text{head} \\
\delta_{\text{slow}} & \text{else}
\end{cases}
\]

\[
\text{maxdelay}(c) = \begin{cases} 
\Delta_{\text{fast}} & \text{if } c = \text{head} \\
\Delta_{\text{slow}} & \text{else}
\end{cases}
\]

Now it should not be difficult to understand the precondition/effect style definitions in Figure 1, except maybe for the definition of the $\text{Time}(d)$ transitions. This part states that time will not progress if the status of the node is unknown.
type $P = \text{enumeration of } 1, 2$

type $M = \text{enumeration of } \bot, \text{req}, \text{ack}$

type $\text{Status} = \text{enumeration of } \text{unknown}, \text{root}, \text{child}$

type $\text{Toss} = \text{enumeration of } \text{head}, \text{tail}$

automaton Node(i: $P$)

states

\begin{align*}
\text{status} & : \text{Status} := \text{unknown}, \\
\text{coin} & : \text{Toss}, \\
\text{snt} & : M := \text{req}, \\
\text{rec} & : M := \text{req}, \\
\text{x} & : \text{Reals} := 0
\end{align*}

signature

\begin{align*}
\text{input} \text{Receive}(\text{const } i, \text{m}: M) & \text{ where } m \neq \bot \\
\text{output} \text{Send}(\text{const } i, \text{m}: M) & \text{ where } m \neq \bot,
\text{Root}(\text{const } i) \\
\text{internal} \text{Flip}(\text{const } i), \\
\text{Child}(\text{const } i) \\
\text{delay} \text{Time}(d: \text{Reals}) & \text{ where } d > 0
\end{align*}

transitions

\begin{align*}
\text{internal} \text{Flip}(i)
\quad \text{pre} \text{ status} & = \text{unknown} \land \text{snt} = \text{req} \land \text{rec} = \text{req} \\
\quad \text{eff} \text{ coin} & := \begin{cases} \text{head} \frac{1}{2} \\
\text{tail} \frac{1}{2} \end{cases}, \\
\quad \text{x} & := 0; \\
\quad \text{snt} & := \bot; \\
\quad \text{rec} & := \bot
\end{align*}

\begin{align*}
\text{output} \text{Send}(i, m)
\quad \text{pre} \text{ status} & = \text{unknown} \land \text{snt} = \bot \\
& \land \text{x} \geq \text{mindelay(coin)} \\
& \land m = \text{if } \text{rec} = \bot \text{ then req else ack} \\
\quad \text{eff} \text{ snt} & := m
\end{align*}

\begin{align*}
\text{input} \text{Receive}(i, m)
\quad \text{eff} \text{ rec} & := m
\end{align*}

\begin{align*}
\text{output} \text{Root}(i)
\quad \text{pre} \text{ status} & = \text{unknown} \land \text{snt} = \text{ack} \\
\quad \text{eff} \text{ status} & := \text{root}
\end{align*}

\begin{align*}
\text{internal} \text{Child}(i)
\quad \text{pre} \text{ status} & = \text{unknown} \land \text{rec} = \text{ack} \\
\quad \text{eff} \text{ status} & := \text{child}
\end{align*}

\begin{align*}
\text{delay} \text{Time}(d)
\quad \text{pre} \text{ status} & = \text{unknown} \\
& \Rightarrow (\text{snt} \neq \text{ack} \land \text{rec} \neq \text{ack} \land \neg(\text{snt} = \text{req} \land \text{rec} = \text{req}) \\
& \land \text{snt} = \bot \Rightarrow \text{x} + d \leq \text{maxdelay(coin)}) \\
\quad \text{eff} \text{ x} & := \text{x} + d
\end{align*}

Fig. 1. Node automaton.
and (1) an acknowledgement has been sent, or (2) an acknowledgement has been received, or (3) a parent request has both been sent and received. In the first case the automaton will instantaneously perform a Root(i) action, in the second case it will perform a Child(i) action, and in the third case there is contention and the automaton will flip a coin.\(^2\) The last clause in the precondition of Time(d) enforces that a Send(i, m) action is performed within either $\Delta_{\text{fast}}$ or $\Delta_{\text{slow}}$ time after the coin flip (depending on the outcome). Once the status of the automaton has become root or child there are no more restrictions on time passage.

The two automata for node 1 and node 2 communicate via wires, which are modeled as the timed probabilistic automata Wire(1, 2) and Wire(2, 1) specified in Figure 2. We assume an upper bound $\Gamma \geq 0$ on the communication delay.

\begin{verbatim}
automaton Wire(i: P, j: P)
    states
        msg : M := ⊥,
        x : Reals := 0
    signature
        input Send(const i, m: M) where m ≠ ⊥
        output Receive(const j, m: M) where m ≠ ⊥
        delay Time(d: Reals) where d > 0
    transitions
        input Send(i, m)
            eff msg := m;
            x := 0
        output Receive(j, m)
            pre m = msg
            eff msg := ⊥
        delay Time(d)
            pre msg ≠ ⊥ ⇒ x + d ≤ Γ
            eff x := x + d

Fig. 2. Wire automaton.
\end{verbatim}

The full system can now be described as the parallel composition of the two node automata and the two wire automata, with all synchronization actions hidden (see Figure 3).

Remark 1. As Segala [18] points out in his thesis, it would be useful to study the theory of receptiveness [19] in the context of randomization. As far as we know, nobody has taken up this challenge yet. Intuitively, an automaton is receptive if it does not constrain its environment, for instance by not accepting certain inputs or by preventing time to pass beyond a certain point. Behavior inclusion is used

\(^2\) Note that in each of these three cases we abstract in our model from the computation time required to perform these actions.
as an implementation relation in the I/O automata framework and we exclude trivial implementations by requiring that an implementation is receptive.

If we replace all probabilistic choices by nondeterministic choices in the automata of this section, then the resulting timed I/O automata are receptive in the sense of [19]. Even with a more restrictive definition of receptivity, in which we allow the environment to resolve all probabilistic choices, the automata of this section remain receptive.

5 Verification and Analysis

Of course the key correctness property of the root contention protocol which we would like to prove is that eventually exactly one node is designated as root. This correctness property is described by the two state probabilistic I/O automaton \( \text{Spec} \) of Figure 4. We will establish that \( \text{Impl} \) implements \( \text{Spec} \), provided the following two constraints on the parameters are met:

\[
\begin{align*}
\Gamma &< \delta_{\text{fast}} \quad (1) \\
\Delta_{\text{fast}} + 2\Gamma &< \delta_{\text{slow}} \quad (2)
\end{align*}
\]

Within our proof, we introduce three intermediate automata \( I_1, I_2 \) and \( I_3 \), and prove that

\[
\text{Impl} \triangleq_{\text{TD}} I_1 \triangleq_{\text{TD}} I_2 \triangleq_{\text{TD}} I_3 \triangleq_{\text{TD}} \text{Spec}.
\]
These results (or more precisely the refinements that are established in their proofs) are then used to obtain that

$$\text{Impl} \subseteq_{\text{TD}} \text{I}_1 \subseteq_{\text{DFTD}} \text{I}_2 \subseteq_{\text{FTD}} \text{I}_3 \subseteq_{\text{FTD}} \text{Spec.}$$

$I_1$ is a timed probabilistic I/O automaton, which abstracts from all the message passing in Impl, while preserving the probabilistic choices as well as most information about the timing of the $\text{Root}(i)$ events. $I_2$ is a probabilistic I/O automaton which is identical to $I_1$, except that all real-time information has been omitted. In $I_3$ the two coin flips from each node of the protocol are combined into a single probabilistic transition.

5.1 Invariants

We will show that there exists a probabilistic step refinement from Impl to an intermediate automaton $I_1$. In order to establish a refinement, we first need to introduce a number of invariants for automaton $\text{Impl}$.

We use subscripts 1 and 2 to refer to the state variables of $\text{Node}(1)$ and $\text{Node}(2)$, respectively, and subscripts 12 and 21 to refer to the state variables of $\text{Wire}(1, 2)$ and $\text{Wire}(2, 1)$, respectively. So, $x_i$ denotes the clock variable of $\text{Node}(1)$, $x_{12}$ the clock variable of $\text{Wire}(1, 2)$, etc. Within formulas we further use the following abbreviations, for $i \in P$,

$$\begin{align*}
\text{Cont}(i) &\triangleq \text{snt}_i = \text{req} \land (\text{rec}_i = \text{req} \lor \text{msg}_{1i} = \text{req}) \\
\text{Wait}(i) &\triangleq \text{snt}_i = \text{rec}_i = \bot \\
\delta_i &\triangleq \text{mindelay}(\text{coin}_i) \\
\Delta_i &\triangleq \text{maxdelay}(\text{coin}_i)
\end{align*}$$

Predicate $\text{Cont}(i)$ states that node $i$ has either detected contention (a request has both been sent and received) or will do so in the near future (the node has sent a request and will receive one soon). Predicate $\text{Wait}(i)$ states that node $i$ has flipped the coin and is waiting for the delay time to expire; no message has been received yet. State function $\delta_i$ gives the minimum delay time for node $i$, and state function $\Delta_i$ the maximum delay time (both state functions depend on the outcome of the coin flip).
We claim that assertions (3)-(19) below are invariants of automaton Impl.

\[
\begin{align*}
&x_i \geq 0 & (3) \\
&status_i = unknown \land snt_i \neq req \Rightarrow x_i \leq \Delta_i & (4) \\
&snt_i = ack \Rightarrow x_i \geq \delta_i & (5) \\
&status_i = root \Rightarrow snt_i = ack & (6) \\
&status_i = child \Rightarrow rec_i = ack & (7) \\
&x_{ij} \geq 0 & (8) \\
&msg_{ij} \neq \bot \Rightarrow x_{ij} \leq \Gamma & (9) \\
&Cont(i) \Leftrightarrow Cont(j) \Rightarrow |x_i - x_j| \leq \Gamma & (10) \\
&Cont(i) \land \neg Cont(j) \Rightarrow Wait(j) \land msg_{ij} = \bot \land x_j \leq \Gamma & (11) \\
&msg_{ij} \neq \bot \Rightarrow rec_j = \bot & (12) \\
&msg_{ij} = \bot \Rightarrow snt_i = \bot \lor rec_j \neq \bot \lor Cont(i) & (13) \\
&msg_{ij} = req \land \neg Wait(i) \Rightarrow snt_i = req \land snt_j \neq ack \land \\
&\delta_i \leq x_i - x_{ij} \leq \Delta_i & (14) \\
&msg_{ij} = req \land Wait(i) \Rightarrow snt_j = req \land x_i \leq x_{ij} & (15) \\
&snt_i = \bot \land rec_i = req \Rightarrow snt_j = req \land rec_j = \bot \land x_j \geq \delta_j & (16) \\
&rec_i = ack \Rightarrow snt_i = ack & (17) \\
&msg_{ij} = ack \Rightarrow snt_i = ack & (18) \\
&snt_i = ack \Rightarrow rec_i = snt_j = req \land rec_j \neq req \land x_j \geq \delta_j & (19)
\end{align*}
\]

Assertions (3)-(9) are local invariants, which can be proven straightforwardly for automata Node(i) and Wire(i, j) in isolation. Most of the time nodes 1 and 2 are either both in contention or both not in contention. Assertion (10) states that in these cases the values of the clocks of the two nodes differ by at most \( \Gamma \). Assertion (11) expresses that the only case where node 1 is in contention but the other node j is not occurs when j has just flipped a coin but the request message that j sent to i has not yet arrived or been processed. If a channel contains a message then nothing has been received at the end of this channel (12). If the channel from i to j is empty then either no message has been sent into the channel at i, or a message has been received at j, or we have a situation where i is in contention and j has just flipped a coin and moved to a new phase (13). If the channel from i to j contains a request message then there are two possible cases. Either i has sent the message and is waiting for a reply (14), or there is contention and i has just flipped a coin (15). If i has received a request message without having sent anything, then j has sent this message but has not received anything (16). The last three invariants deal with situations where there is an acknowledgement somewhere in the system (17)-(19). In these cases the global state is almost completely determined: if an acknowledgement is in a channel or has been received then it has been sent, and if a node has sent an acknowledgement then it has received a request, which in turn has been sent by the other node.
The proofs of the following two lemmas are tedious but completely standard since they only refer to the non-probabilistic automaton $\text{Impl}$. Detailed proofs can be obtained via URL http://www.cs.kun.nl/~fvaan/PAPERS/SVproofs.

**Lemma 1.** Suppose state $s$ satisfies assertions (3)-(19) and $s \xrightarrow{\text{Send}(i,n)} s'$. Then $s \models \text{msg}_{i,j} = \text{recv}_j = \bot$ and $s' \models \text{Cont}(i) \leftrightarrow \text{Cont}(j)$.

**Lemma 2.** Assertions (3)-(19) hold for all reachable states of $\text{Impl}$.

**Remark 2.** The first constraint on the timing parameters ($\Gamma < \delta_{\text{fast}}$) is used in the proof of Lemma 1 and ensures that there can never be two messages travelling in a wire at the same time. This property allows for a very simple model of the wires, in which a new message overwrites an old message. The constraint is not needed to prove the correctness of the algorithm. Nevertheless, since the constraint is implied by the standard, we decided to include it as an assumption in our analysis.

### 5.2 The First Intermediate Automaton

Intermediate automaton $\text{II}$ is displayed in Figure 5. This probabilistic timed I/O automaton records the status for each of the two nodes to be either $\text{init}$, $\text{head}$, $\text{tail}$, or $\text{done}$. In addition $\text{II}$ maintains a clock $\mathbf{x}$ to impose timing constraints between events. Apart from the delay action there are three actions: $\text{Flip}(i)$, which corresponds to node $i$ flipping a coin, $\text{Root}(i)$, which corresponds to node $i$ declaring itself to be the root, and $\text{Retry}(c)$, which models the restart of the protocol in the case where the outcome of both coin flips is $c$. Node $i$ performs a (probabilistic) $\text{Flip}(i)$ action in its initial state. A $\text{Root}(i)$ transition may occur if both nodes have flipped a coin and it is $\text{not}$ the case that the outcome for $i$ is $\text{head}$ and for $j$ $\text{tail}$. A $\text{Retry}(c)$ transition may occur if both nodes have flipped $c$. Clock $\mathbf{x}$ is used to express that both nodes flip their coin within time $\Gamma$ after the (re-)start of the protocol. In addition it ensures that subsequently (depending on the outcome of the coin flips) at least $\delta_{\text{fast}} - \Gamma$ or $\delta_{\text{slow}} - \Gamma$ time and at most $\Delta_{\text{fast}}$ or $\Delta_{\text{slow}}$ time will elapse before either a $\text{Root}(i)$ or a $\text{Retry}(c)$ action occurs.

**Proposition 1.** $\text{Impl} \subseteq_{\text{TD}} \text{II}$. More specifically the conjunction, for $i \in P$, of

$$\text{phase}[i] = \text{if } \text{status}_1 = \text{root} \lor \text{status}_2 = \text{root} \text{ then } \text{done} \text{ else}$$

$$\text{if } \text{Cont}(i) \text{ then } \text{init} \text{ else } \text{coin}_i \text{ fi fi}$$

$$\mathbf{x} = \text{if } \text{Cont}(1) \lor \text{Cont}(2) \text{ then } \min(x_{12}, x_{21}) \text{ else } \min(x_1, x_2)$$

determines a probabilistic step refinement from $\text{Impl}$ to $\text{II}$.


**Remark 3.** The second constraint on the timing parameters ($\Delta_{\text{fast}} + 2\Gamma < \delta_{\text{slow}}$) is used in the proof of Proposition 1 and ensures that contention may only occur if the outcomes of both coin flips are the same. This property is needed to prove termination of the algorithm (with probability 1).
automaton II

type Phase = enumeration of init, head, tail, done

states
phase : Array[P, Phase] := constant(init),
x : Reals := 0
signature
output Root(i: P)
internal Flip(i: P),
Retry(c: Toss)
delay Time(d: Reals) where d > 0
transitions
internal Flip(i)
  pre phase[i] = init
  eff phase[i] := \{head \frac{1}{2}, tail \frac{1}{2}\};
  if phase[next(i)] \neq init then x := 0
output Root(i)
  pre {phase[1], phase[2]} \subseteq \{head, tail\}
    \neg(phase[1] = head \land phase[next(i)] = tail)
    x \geq \text{mindelay}(phase[i]) - \Gamma
  eff phase := constant(done)
internal Retry(c)
  pre phase = constant(c)
    x \geq \text{mindelay}(c)
  eff phase := constant(init);
    x := 0
delay Time(d)
  pre \init \in \{\text{phase}[1], \text{phase}[2]\} \Rightarrow x + d \leq \Gamma
    \{\text{phase}[1], \text{phase}[2]\} \subseteq \{head, tail\} \Rightarrow
    x + d \leq \max(\text{maxdelay}(\text{phase}[1]), \text{maxdelay}(\text{phase}[2]))
  eff x := x + d

Fig. 5. Intermediate automaton II.
Remark 4. Figure 6 gives the values for some of the relevant parameters of the protocol as listed in the standard IEEE 1394 [9] and in the more recent draft standard IEEE 1394a [10]. Interestingly, the values in two documents are different. Given our timing constraints (1) and (2), this leads to a maximum value for

<table>
<thead>
<tr>
<th>Timing constant</th>
<th>Min (1394)</th>
<th>Max (1394)</th>
<th>Min (1394a)</th>
<th>Max (1394a)</th>
</tr>
</thead>
<tbody>
<tr>
<td>ROOT CONTENT FAST</td>
<td>0.24µs</td>
<td>0.26µs</td>
<td>0.76µs</td>
<td>0.80µs</td>
</tr>
<tr>
<td>ROOT CONTENT SLOW</td>
<td>0.57µs</td>
<td>0.60µs</td>
<td>1.60µs</td>
<td>1.64µs</td>
</tr>
</tbody>
</table>

Fig. 6. Timing parameters.

\( \Gamma \) of \( \frac{0.57-0.26}{2} \mu s = 0.155 \mu s \) for IEEE 1394, and \( \frac{1.60-0.8}{2} \mu s = 0.4 \mu s \) for the draft IEEE 1394a. With the maximal signal velocity of 5.05 ns/meter that is specified in both documents, this gives a maximum cable length of appr. 31 meter for IEEE 1394 and 79 meter for IEEE 1394a. However, these values should be viewed as upper bounds since within our model we have not taken into account the processing times of signals. IEEE 1394 specifies a maximum cable length of 4.5 meter.

Remark 5. In [16] it is claimed that if both nodes happen to select slow timing or if both nodes select fast timing, contention results again. This is incorrect. In automaton II each of the two nodes may become root if both nodes happen to select the same timing delay. This may also occur within a real-world implementation of the protocol: if in the implementation the timing parameters of one node are close to their minimum values, in the other node close to their maximum values, and if the communication delay is small, then it may occur that a message of node i arrives at node j before the timing delay of node j has expired. In fact, by instantiating the timing parameters differently in different devices (for instance via some random mechanism!) one may reduce the expected time to resolve contention. Unfortunately, a more detailed analysis of this phenomenon falls outside the scope of this paper.

Remark 6. Another way in which the performance of the protocol could be improved is by repeatedly polling the input during the timing delay, rather than checking it only at the end. We suggest that, if the process receives a request when the timing delay has not yet expired, then it immediately sends an acknowledgement (and declares itself root). If the process has not received a request during the timing delay, then it sends a request and proceeds as the current implementation. In a situation where node i flips head and selects a timing delay of \( \delta_{\text{fast}} \) and the other node j flips tail and selects a timing delay of \( \Delta_{\text{slow}} \), our version elects a leader within at most \( \delta_{\text{fast}} + 3\Gamma \), whereas in the current version this upperbound is \( \Delta_{\text{slow}} + 3\Gamma \).
5.3 The Second Intermediate Automaton

In Figure 7 the second intermediate automaton I2 is described. I2 is a probabilistic I/O automaton that is identical to I1 except that all real-time information has been abstracted away; instead a (trivial) task partition is included. The proof of the following Proposition 2 is easy: the projection function \( \pi \) from I1 to I2 trivially is a probabilistic step refinement (after hiding of the time delays).

**Proposition 2.** \( I_1 \mid_{\text{TD}} I_2 \).

**Proposition 3.** If \( \alpha \in \text{execs}(I_1) \) is diverging \( \pi \) relates \( \alpha \) and \( \beta \), then \( \beta \) is fair.

The result formulated in the Proposition 3 above follows by the fact that a diverging execution of I1 either contains infinitely many \texttt{Retry} actions, or contains an infinite suffix with a \texttt{Root(i)} transition followed by an infinite number of delay transitions. Now the claim at the end of Section 3.3 implies I1 \( \subseteq_{\text{DFTF}} I_2 \).

5.4 The Third Intermediate Automaton

Figure 8 gives the IOA code for the probabilistic I/O automaton I3. This automaton abstracts from I2 since it only has a single probabilistic transition. Within automaton I3, \texttt{init} is the initial state and \texttt{done} is the final state in which a root has been elected. The remaining states \texttt{win}_1, \texttt{win}_2, \texttt{same} correspond to
automaton I3

    type Loc = enumeration of init, win1, win2, same, done
    states
        loc : Loc := init
    signature
        output Root(i: P)
        internal Flips,
        Retry
    transitions
        internal Flips
            pre loc = init
            eff loc := \begin{cases} 
                \text{win}_1 & \frac{1}{4} \\
                \text{win}_2 & \frac{1}{4} \\
                \text{same} & \frac{1}{2}
            \end{cases}
        output Root(i)
            pre loc \in \{ \text{win}_1, \text{same} \}
            eff loc := done
        internal Retry
            pre loc = same
            eff loc := init
    tasks
        One block

Fig. 8. Intermediate automaton I3.
situations in which both processes have flipped but no leader has been elected yet. The value $\text{win}_i$ indicates that the results are different and the outcome of $\text{head}$ equals tail. In state $\text{same}$ both coin flips have yielded the same result.

**Proposition 4.** $\mathcal{I}_2 \sqsubseteq_{\text{TD}} \mathcal{I}_3$. More specifically, the following function $r$ from (reachable) states of $\mathcal{I}_2$ to discrete probability spaces over states of $\mathcal{I}_3$ is a probabilistic hyper step refinement from $\mathcal{I}_2$ to $\mathcal{I}_3$ (we represent a state with a list containing the values of its variables):

- $r(\text{init}, \text{init}) = \{ \text{init} \mapsto 1 \}$
- $r(\text{head}, \text{init}) = \{ \text{win}_2 \mapsto \frac{1}{2}, \text{same} \mapsto \frac{1}{2} \}$
- $r(\text{init}, \text{head}) = \{ \text{win}_1 \mapsto \frac{1}{2}, \text{same} \mapsto \frac{1}{2} \}$
- $r(\text{tail}, \text{init}) = \{ \text{win}_1 \mapsto \frac{1}{2}, \text{same} \mapsto \frac{1}{2} \}$
- $r(\text{init}, \text{tail}) = \{ \text{win}_2 \mapsto \frac{1}{2}, \text{same} \mapsto \frac{1}{2} \}$
- $r(\text{head}, \text{head}) = \{ \text{same} \mapsto 1 \}$
- $r(\text{tail}, \text{tail}) = \{ \text{same} \mapsto 1 \}$
- $r(\text{head}, \text{tail}) = \{ \text{win}_2 \mapsto 1 \}$
- $r(\text{tail}, \text{head}) = \{ \text{win}_1 \mapsto 1 \}$
- $r(\text{done}, \text{done}) = \{ \text{done} \mapsto 1 \}$

The proofs of the following Propositions 5 and 6 can be found in [21]. These proofs are the only places in our verification where nontrivial probabilistic reasoning takes place: establishing $\sqsubseteq_{\text{FTD}}$ basically amounts to proving that the probabilistic mechanism in the protocol ensures termination with probability 1. Note that the automata involved are all very simple: $\mathcal{I}_2$ has 10 states, $\mathcal{I}_3$ has 5 states, and $\text{Spec}$ has 2 states.

**Proposition 5.** $\mathcal{I}_2 \sqsubseteq_{\text{FTD}} \mathcal{I}_3$.

**Proposition 6.**

1. $\mathcal{I}_3 \sqsubseteq_{\text{TD}} \text{Spec}$. More specifically, the function determined by the predicate $\text{done} \leftrightarrow \text{loc} = 4$ is a probabilistic step refinement from $\mathcal{I}_3$ to $\text{Spec}$.
2. $\mathcal{I}_3 \sqsubseteq_{\text{FTD}} \text{Spec}$.

6 Concluding Remarks

In order to make our verification easier to understand, we introduced three auxiliary automata in between the implementation and the specification automaton. We also used the simpler notion of probabilistic (hyper)step refinement rather than the more general but also complex simulation relations (especially in the timed case!) which have been proposed by Segala and Lynch [18, 20]. The complexity of the definitions in [18, 20] is mainly due to the fact that a single step in one machine can in general be simulated by a sequence of steps in the other.
machine with the same external behavior. In the probabilistic case this means that a probabilistic transition in one machine can be simulated by a tree like structure in the other machine. In the simulations that we use in this paper, a single transition in one machine is simulated by at most one transition in the other machine. In our case study we were able to carry out the correctness proof by using only probabilistic (hyper)step refinements. However, it is easy to come up with counterexamples which show that this is not possible in general. Griffioen and Vaandrager [7] introduce various notions of normed simulations and prove that these notions together constitute a complete proof method for establishing trace inclusion between (nonprobabilistic, untimed automata). In normed simulations a single step in one machine is always simulated by at most one step in the other machine. We think that it is possible to come up with a complete method for proving trace distribution inclusion between probabilistic automata by defining probabilistic versions of the normed simulations of [7].

For timed automata, trace inclusion is in general not an appropriate implementation relation. In [15] the coarser notion of timed trace inclusion is advocated instead. Similarly, [18] suggests the notion of timed trace distribution inclusion as an implementation relation between probabilistic timed automata. Since trace distribution inclusion implies timed trace distribution inclusion, and the two preorders coincide for most practical cases, we prefer to use the much simpler proof techniques for trace distribution inclusion.

The idea to introduce auxiliary automata in a simulation proof has been studied in many papers, see for instance [1]. The verification reported in this paper indicates that the introduction of auxiliary automata can be very useful in the probabilistic case: it allowed us to first deal with the nonprobabilistic and real-time behavior of the protocol, basically without being bothered by the complications of randomization; nontrivial probabilistic analysis was only required for automata with 10 states or less.

As a final remark we would like to point out that the root contention protocol which we discussed in this paper is essentially finite state. It is therefore an interesting challenge for tool builders to analyze this protocol fully automatically. Most of the verification effort in our case study was not concerned with randomization at all, but just consisted of standard invariant proofs. In fact, one could use existing tools for the analysis of timed automata such as UPPAAL [3], Kronos [4] and HyTech [8] to check these invariants. It would be especially interesting to derive the constraints on the timing parameters fully automatically (at the moment only HyTech [8] can do parametric analysis). Tool support will be essential for the analysis of more detailed models of the protocol in which also computation delays have been taken into account.

Acknowledgement

We thank Judi Romijn for her explanation of some subtle points in IEEE 1394, and for her constructive criticism on early versions of our I/O automata model.
References


